:orphan: .. title:: CONFIG_CLOCK_STM32_PLL3_Q_DIVISOR .. kconfig:: CONFIG_CLOCK_STM32_PLL3_Q_DIVISOR CONFIG_CLOCK_STM32_PLL3_Q_DIVISOR ################################# *PLL3 Q Divisor* Type: ``int`` Help ==== .. code-block:: none PLL3 Q Output divisor, allowed values: 1-128. Direct dependencies =================== \ :kconfig:`CLOCK_STM32_PLL3_Q_ENABLE ` && \ :kconfig:`CLOCK_STM32_PLL3_ENABLE ` && \ :kconfig:`SOC_SERIES_STM32H7X ` && !\ :kconfig:`CLOCK_CONTROL_STM32_HAS_DTS ` && !\ :kconfig:`SOC_SERIES_STM32MP1X ` && \ :kconfig:`CLOCK_CONTROL_STM32_CUBE ` && \ :kconfig:`CLOCK_CONTROL ` *(Includes any dependencies from ifs and menus.)* Default ======= - 2 Kconfig definition ================== At ``/clock_control/Kconfig.stm32h7:148`` Included via ``Kconfig:8`` → ``Kconfig.zephyr:42`` → ``/Kconfig:56`` → ``/clock_control/Kconfig:25`` → ``/clock_control/Kconfig.stm32:153`` Menu path: (Top) → Device Drivers → Hardware clock controller support → STM32 Reset & Clock Control → Enable PLL3 → Enable PLL3 Q output .. code-block:: kconfig config CLOCK_STM32_PLL3_Q_DIVISOR int "PLL3 Q Divisor" range 1 128 default 2 depends on CLOCK_STM32_PLL3_Q_ENABLE && CLOCK_STM32_PLL3_ENABLE && SOC_SERIES_STM32H7X && !CLOCK_CONTROL_STM32_HAS_DTS && !SOC_SERIES_STM32MP1X && CLOCK_CONTROL_STM32_CUBE && CLOCK_CONTROL help PLL3 Q Output divisor, allowed values: 1-128. *(The 'depends on' condition includes propagated dependencies from ifs and menus.)*