Zephyr Project API  3.1.0
A Scalable Open Source RTOS
stm32wb_clock.h
Go to the documentation of this file.
1/*
2 * Copyright (c) 2022 Linaro Limited
3 *
4 * SPDX-License-Identifier: Apache-2.0
5 */
6#ifndef ZEPHYR_INCLUDE_DT_BINDINGS_CLOCK_STM32WB_CLOCK_H_
7#define ZEPHYR_INCLUDE_DT_BINDINGS_CLOCK_STM32WB_CLOCK_H_
8
10#define STM32_CLOCK_BUS_AHB1 0x048
11#define STM32_CLOCK_BUS_AHB2 0x04c
12#define STM32_CLOCK_BUS_AHB3 0x050
13#define STM32_CLOCK_BUS_APB1 0x058
14#define STM32_CLOCK_BUS_APB1_2 0x05c
15#define STM32_CLOCK_BUS_APB2 0x060
16
17#define STM32_PERIPH_BUS_MIN STM32_CLOCK_BUS_AHB1
18#define STM32_PERIPH_BUS_MAX STM32_CLOCK_BUS_APB2
19
21/* RM0434, ยง Clock configuration register (RCC_CCIPRx) */
22
24#define STM32_SRC_HSI 0x001
25/* #define STM32_SRC_HSI48 0x002 */
26#define STM32_SRC_LSE 0x003
27#define STM32_SRC_LSI 0x004
28#define STM32_SRC_MSI 0x005
30#define STM32_SRC_SYSCLK 0x006
32#define STM32_SRC_PCLK 0x007
34#define STM32_SRC_PLLCLK 0x008
35/* TODO: PLLSAI clocks */
36
37#define STM32_SRC_CLOCK_MIN STM32_SRC_HSI
38#define STM32_SRC_CLOCK_MAX STM32_SRC_PLLCLK
39
54#define STM32_CLOCK_REG_MASK 0xFFU
55#define STM32_CLOCK_REG_SHIFT 0U
56#define STM32_CLOCK_SHIFT_MASK 0x1FU
57#define STM32_CLOCK_SHIFT_SHIFT 8U
58#define STM32_CLOCK_MASK_MASK 0x7U
59#define STM32_CLOCK_MASK_SHIFT 13U
60#define STM32_CLOCK_VAL_MASK 0x7U
61#define STM32_CLOCK_VAL_SHIFT 16U
62
63#define STM32_CLOCK(val, mask, shift, reg) \
64 ((((reg) & STM32_CLOCK_REG_MASK) << STM32_CLOCK_REG_SHIFT) | \
65 (((shift) & STM32_CLOCK_SHIFT_MASK) << STM32_CLOCK_SHIFT_SHIFT) | \
66 (((mask) & STM32_CLOCK_MASK_MASK) << STM32_CLOCK_MASK_SHIFT) | \
67 (((val) & STM32_CLOCK_VAL_MASK) << STM32_CLOCK_VAL_SHIFT))
68
70#define CCIPR_REG 0x88
71
74#define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR_REG)
75#define LPUART1_SEL(val) STM32_CLOCK(val, 3, 10, CCIPR_REG)
76#define I2C1_SEL(val) STM32_CLOCK(val, 3, 12, CCIPR_REG)
77#define I2C3_SEL(val) STM32_CLOCK(val, 3, 16, CCIPR_REG)
78#define LPTIM1_SEL(val) STM32_CLOCK(val, 3, 18, CCIPR_REG)
79#define LPTIM2_SEL(val) STM32_CLOCK(val, 3, 20, CCIPR_REG)
80#define SAI1_SEL(val) STM32_CLOCK(val, 3, 22, CCIPR_REG)
81#define CLK48_SEL(val) STM32_CLOCK(val, 3, 26, CCIPR_REG)
82#define ADC_SEL(val) STM32_CLOCK(val, 3, 28, CCIPR_REG)
83#define RNG_SEL(val) STM32_CLOCK(val, 3, 30, CCIPR_REG)
84
85#endif /* ZEPHYR_INCLUDE_DT_BINDINGS_CLOCK_STM32WB_CLOCK_H_ */