Zephyr Project API
3.2.0
A Scalable Open Source RTOS
stm32g4_clock.h
Go to the documentation of this file.
1
/*
2
* Copyright (c) 2022 Linaro Limited
3
*
4
* SPDX-License-Identifier: Apache-2.0
5
*/
6
#ifndef ZEPHYR_INCLUDE_DT_BINDINGS_CLOCK_STM32G4_CLOCK_H_
7
#define ZEPHYR_INCLUDE_DT_BINDINGS_CLOCK_STM32G4_CLOCK_H_
8
10
#define STM32_CLOCK_BUS_AHB1 0x048
11
#define STM32_CLOCK_BUS_AHB2 0x04c
12
#define STM32_CLOCK_BUS_AHB3 0x050
13
#define STM32_CLOCK_BUS_APB1 0x058
14
#define STM32_CLOCK_BUS_APB1_2 0x05c
15
#define STM32_CLOCK_BUS_APB2 0x060
16
17
#define STM32_PERIPH_BUS_MIN STM32_CLOCK_BUS_AHB1
18
#define STM32_PERIPH_BUS_MAX STM32_CLOCK_BUS_APB2
19
21
/* RM0440, ยง Clock configuration register (RCC_CCIPRx) */
22
24
#define STM32_SRC_HSI 0x001
25
/* #define STM32_SRC_HSI48 0x002 */
26
#define STM32_SRC_HSE 0x003
27
#define STM32_SRC_LSE 0x004
28
#define STM32_SRC_LSI 0x005
29
#define STM32_SRC_MSI 0x006
31
#define STM32_SRC_SYSCLK 0x007
33
#define STM32_SRC_PCLK 0x008
35
#define STM32_SRC_PLL_P 0x009
36
#define STM32_SRC_PLL_Q 0x00a
37
#define STM32_SRC_PLL_R 0x00b
38
/* TODO: PLLSAI clocks */
39
54
#define STM32_CLOCK_REG_MASK 0xFFU
55
#define STM32_CLOCK_REG_SHIFT 0U
56
#define STM32_CLOCK_SHIFT_MASK 0x1FU
57
#define STM32_CLOCK_SHIFT_SHIFT 8U
58
#define STM32_CLOCK_MASK_MASK 0x7U
59
#define STM32_CLOCK_MASK_SHIFT 13U
60
#define STM32_CLOCK_VAL_MASK 0x7U
61
#define STM32_CLOCK_VAL_SHIFT 16U
62
63
#define STM32_CLOCK(val, mask, shift, reg) \
64
((((reg) & STM32_CLOCK_REG_MASK) << STM32_CLOCK_REG_SHIFT) | \
65
(((shift) & STM32_CLOCK_SHIFT_MASK) << STM32_CLOCK_SHIFT_SHIFT) | \
66
(((mask) & STM32_CLOCK_MASK_MASK) << STM32_CLOCK_MASK_SHIFT) | \
67
(((val) & STM32_CLOCK_VAL_MASK) << STM32_CLOCK_VAL_SHIFT))
68
70
#define CCIPR_REG 0x88
71
#define CCIPR2_REG 0x9C
72
75
#define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR_REG)
76
#define USART2_SEL(val) STM32_CLOCK(val, 3, 2, CCIPR_REG)
77
#define USART3_SEL(val) STM32_CLOCK(val, 3, 4, CCIPR_REG)
78
#define USART4_SEL(val) STM32_CLOCK(val, 3, 6, CCIPR_REG)
79
#define USART5_SEL(val) STM32_CLOCK(val, 3, 8, CCIPR_REG)
80
#define LPUART1_SEL(val) STM32_CLOCK(val, 3, 10, CCIPR_REG)
81
#define I2C1_SEL(val) STM32_CLOCK(val, 3, 12, CCIPR_REG)
82
#define I2C2_SEL(val) STM32_CLOCK(val, 3, 14, CCIPR_REG)
83
#define I2C3_SEL(val) STM32_CLOCK(val, 3, 16, CCIPR_REG)
84
#define LPTIM1_SEL(val) STM32_CLOCK(val, 3, 18, CCIPR_REG)
85
#define SAI1_SEL(val) STM32_CLOCK(val, 3, 20, CCIPR_REG)
86
#define I2S23_SEL(val) STM32_CLOCK(val, 3, 22, CCIPR_REG)
87
#define FDCAN_SEL(val) STM32_CLOCK(val, 3, 24, CCIPR_REG)
88
#define CLK48_SEL(val) STM32_CLOCK(val, 3, 26, CCIPR_REG)
89
#define ADC12_SEL(val) STM32_CLOCK(val, 3, 28, CCIPR_REG)
90
#define ADC34_SEL(val) STM32_CLOCK(val, 3, 30, CCIPR_REG)
92
#define I2C4_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR2_REG)
93
#define QSPI_SEL(val) STM32_CLOCK(val, 3, 20, CCIPR2_REG)
94
95
#endif
/* ZEPHYR_INCLUDE_DT_BINDINGS_CLOCK_STM32G4_CLOCK_H_ */
include
zephyr
dt-bindings
clock
stm32g4_clock.h
Generated on Tue Feb 28 2023 15:43:19 for Zephyr Project API by
1.9.2