Zephyr Project API  3.3.0
A Scalable Open Source RTOS
dma.h
Go to the documentation of this file.
1
7/*
8 * Copyright (c) 2016 Intel Corporation
9 *
10 * SPDX-License-Identifier: Apache-2.0
11 */
12
13#ifndef ZEPHYR_INCLUDE_DRIVERS_DMA_H_
14#define ZEPHYR_INCLUDE_DRIVERS_DMA_H_
15
16#include <zephyr/kernel.h>
17#include <zephyr/device.h>
18
19#ifdef __cplusplus
20extern "C" {
21#endif
22
23
38
43
49
54};
55
61};
62
63/* channel attributes */
65 DMA_CHANNEL_NORMAL, /* normal DMA channel */
66 DMA_CHANNEL_PERIODIC, /* can be triggered by periodic sources */
67};
68
69/* DMA attributes */
75};
76
115#ifdef CONFIG_DMA_64BIT
118#else
121#endif
137};
138
151typedef void (*dma_callback_t)(const struct device *dev, void *user_data,
152 uint32_t channel, int status);
153
216};
217
231 bool busy;
238};
239
254};
255
256/* magic code to identify context content */
257#define DMA_MAGIC 0x47494749
258
265typedef int (*dma_api_config)(const struct device *dev, uint32_t channel,
266 struct dma_config *config);
267
268#ifdef CONFIG_DMA_64BIT
269typedef int (*dma_api_reload)(const struct device *dev, uint32_t channel,
270 uint64_t src, uint64_t dst, size_t size);
271#else
272typedef int (*dma_api_reload)(const struct device *dev, uint32_t channel,
273 uint32_t src, uint32_t dst, size_t size);
274#endif
275
276typedef int (*dma_api_start)(const struct device *dev, uint32_t channel);
277
278typedef int (*dma_api_stop)(const struct device *dev, uint32_t channel);
279
280typedef int (*dma_api_suspend)(const struct device *dev, uint32_t channel);
281
282typedef int (*dma_api_resume)(const struct device *dev, uint32_t channel);
283
284typedef int (*dma_api_get_status)(const struct device *dev, uint32_t channel,
285 struct dma_status *status);
286
287typedef int (*dma_api_get_attribute)(const struct device *dev, uint32_t type, uint32_t *value);
288
302typedef bool (*dma_api_chan_filter)(const struct device *dev,
303 int channel, void *filter_param);
304
305__subsystem struct dma_driver_api {
306 dma_api_config config;
307 dma_api_reload reload;
308 dma_api_start start;
309 dma_api_stop stop;
310 dma_api_suspend suspend;
311 dma_api_resume resume;
312 dma_api_get_status get_status;
313 dma_api_get_attribute get_attribute;
314 dma_api_chan_filter chan_filter;
315};
331static inline int dma_config(const struct device *dev, uint32_t channel,
332 struct dma_config *config)
333{
334 const struct dma_driver_api *api =
335 (const struct dma_driver_api *)dev->api;
336
337 return api->config(dev, channel, config);
338}
339
353#ifdef CONFIG_DMA_64BIT
354static inline int dma_reload(const struct device *dev, uint32_t channel,
355 uint64_t src, uint64_t dst, size_t size)
356#else
357static inline int dma_reload(const struct device *dev, uint32_t channel,
358 uint32_t src, uint32_t dst, size_t size)
359#endif
360{
361 const struct dma_driver_api *api =
362 (const struct dma_driver_api *)dev->api;
363
364 if (api->reload) {
365 return api->reload(dev, channel, src, dst, size);
366 }
367
368 return -ENOSYS;
369}
370
388__syscall int dma_start(const struct device *dev, uint32_t channel);
389
390static inline int z_impl_dma_start(const struct device *dev, uint32_t channel)
391{
392 const struct dma_driver_api *api =
393 (const struct dma_driver_api *)dev->api;
394
395 return api->start(dev, channel);
396}
397
414__syscall int dma_stop(const struct device *dev, uint32_t channel);
415
416static inline int z_impl_dma_stop(const struct device *dev, uint32_t channel)
417{
418 const struct dma_driver_api *api =
419 (const struct dma_driver_api *)dev->api;
420
421 return api->stop(dev, channel);
422}
423
424
439__syscall int dma_suspend(const struct device *dev, uint32_t channel);
440
441static inline int z_impl_dma_suspend(const struct device *dev, uint32_t channel)
442{
443 const struct dma_driver_api *api = (const struct dma_driver_api *)dev->api;
444
445 if (api->suspend == NULL) {
446 return -ENOSYS;
447 }
448 return api->suspend(dev, channel);
449}
450
465__syscall int dma_resume(const struct device *dev, uint32_t channel);
466
467static inline int z_impl_dma_resume(const struct device *dev, uint32_t channel)
468{
469 const struct dma_driver_api *api = (const struct dma_driver_api *)dev->api;
470
471 if (api->resume == NULL) {
472 return -ENOSYS;
473 }
474 return api->resume(dev, channel);
475}
476
489__syscall int dma_request_channel(const struct device *dev,
490 void *filter_param);
491
492static inline int z_impl_dma_request_channel(const struct device *dev,
493 void *filter_param)
494{
495 int i = 0;
496 int channel = -EINVAL;
497 const struct dma_driver_api *api =
498 (const struct dma_driver_api *)dev->api;
499 /* dma_context shall be the first one in dev data */
500 struct dma_context *dma_ctx = (struct dma_context *)dev->data;
501
502 if (dma_ctx->magic != DMA_MAGIC) {
503 return channel;
504 }
505
506 for (i = 0; i < dma_ctx->dma_channels; i++) {
507 if (!atomic_test_and_set_bit(dma_ctx->atomic, i)) {
508 if (api->chan_filter &&
509 !api->chan_filter(dev, i, filter_param)) {
510 atomic_clear_bit(dma_ctx->atomic, i);
511 continue;
512 }
513 channel = i;
514 break;
515 }
516 }
517
518 return channel;
519}
520
530__syscall void dma_release_channel(const struct device *dev,
531 uint32_t channel);
532
533static inline void z_impl_dma_release_channel(const struct device *dev,
534 uint32_t channel)
535{
536 struct dma_context *dma_ctx = (struct dma_context *)dev->data;
537
538 if (dma_ctx->magic != DMA_MAGIC) {
539 return;
540 }
541
542 if ((int)channel < dma_ctx->dma_channels) {
543 atomic_clear_bit(dma_ctx->atomic, channel);
544 }
545
546}
547
560__syscall int dma_chan_filter(const struct device *dev,
561 int channel, void *filter_param);
562
563static inline int z_impl_dma_chan_filter(const struct device *dev,
564 int channel, void *filter_param)
565{
566 const struct dma_driver_api *api =
567 (const struct dma_driver_api *)dev->api;
568
569 if (api->chan_filter) {
570 return api->chan_filter(dev, channel, filter_param);
571 }
572
573 return -ENOSYS;
574}
575
590static inline int dma_get_status(const struct device *dev, uint32_t channel,
591 struct dma_status *stat)
592{
593 const struct dma_driver_api *api =
594 (const struct dma_driver_api *)dev->api;
595
596 if (api->get_status) {
597 return api->get_status(dev, channel, stat);
598 }
599
600 return -ENOSYS;
601}
602
618static inline int dma_get_attribute(const struct device *dev, uint32_t type, uint32_t *value)
619{
620 const struct dma_driver_api *api = (const struct dma_driver_api *)dev->api;
621
622 if (api->get_attribute) {
623 return api->get_attribute(dev, type, value);
624 }
625
626 return -ENOSYS;
627}
628
643{
644 /* Check boundaries (max supported width is 32 Bytes) */
645 if (size < 1 || size > 32) {
646 return 0; /* Zero is the default (8 Bytes) */
647 }
648
649 /* Ensure size is a power of 2 */
650 if (!is_power_of_two(size)) {
651 return 0; /* Zero is the default (8 Bytes) */
652 }
653
654 /* Convert to bit pattern for writing to a register */
655 return find_msb_set(size);
656}
657
672{
673 /* Check boundaries (max supported burst length is 256) */
674 if (burst < 1 || burst > 256) {
675 return 0; /* Zero is the default (1 burst length) */
676 }
677
678 /* Ensure burst is a power of 2 */
679 if (!(burst & (burst - 1))) {
680 return 0; /* Zero is the default (1 burst length) */
681 }
682
683 /* Convert to bit pattern for writing to a register */
684 return find_msb_set(burst);
685}
686
696#define DMA_BUF_ADDR_ALIGNMENT(node) DT_PROP(node, dma_buf_addr_alignment)
697
707#define DMA_BUF_SIZE_ALIGNMENT(node) DT_PROP(node, dma_buf_size_alignment)
708
715#define DMA_COPY_ALIGNMENT(node) DT_PROP(node, dma_copy_alignment)
716
721#ifdef __cplusplus
722}
723#endif
724
725#include <syscalls/dma.h>
726
727#endif /* ZEPHYR_INCLUDE_DRIVERS_DMA_H_ */
long atomic_t
Definition: atomic.h:22
static ALWAYS_INLINE unsigned int find_msb_set(uint32_t op)
find most significant bit set in a 32-bit word
Definition: ffs.h:31
static void atomic_clear_bit(atomic_t *target, int bit)
Atomically clear a bit.
Definition: atomic.h:198
static bool atomic_test_and_set_bit(atomic_t *target, int bit)
Atomically set a bit.
Definition: atomic.h:176
dma_attribute_type
Definition: dma.h:70
static int dma_get_status(const struct device *dev, uint32_t channel, struct dma_status *stat)
get current runtime status of DMA transfer
Definition: dma.h:590
int dma_stop(const struct device *dev, uint32_t channel)
Stops the DMA transfer and disables the channel.
static int dma_reload(const struct device *dev, uint32_t channel, uint32_t src, uint32_t dst, size_t size)
Reload buffer(s) for a DMA channel.
Definition: dma.h:357
static int dma_get_attribute(const struct device *dev, uint32_t type, uint32_t *value)
get attribute of a dma controller
Definition: dma.h:618
int dma_suspend(const struct device *dev, uint32_t channel)
Suspend a DMA channel transfer.
static int dma_config(const struct device *dev, uint32_t channel, struct dma_config *config)
Configure individual channel for DMA transfer.
Definition: dma.h:331
int dma_chan_filter(const struct device *dev, int channel, void *filter_param)
DMA channel filter.
int dma_resume(const struct device *dev, uint32_t channel)
Resume a DMA channel transfer.
int dma_request_channel(const struct device *dev, void *filter_param)
request DMA channel.
static uint32_t dma_burst_index(uint32_t burst)
Look-up generic burst index to be used in registers.
Definition: dma.h:671
void dma_release_channel(const struct device *dev, uint32_t channel)
release DMA channel.
int dma_start(const struct device *dev, uint32_t channel)
Enables DMA channel and starts the transfer, the channel must be configured beforehand.
void(* dma_callback_t)(const struct device *dev, void *user_data, uint32_t channel, int status)
Callback function for DMA transfer completion.
Definition: dma.h:151
static uint32_t dma_width_index(uint32_t size)
Look-up generic width index to be used in registers.
Definition: dma.h:642
dma_channel_filter
Definition: dma.h:64
#define DMA_MAGIC
Definition: dma.h:257
dma_channel_direction
Definition: dma.h:31
dma_addr_adj
Definition: dma.h:57
@ DMA_ATTR_BUFFER_ADDRESS_ALIGNMENT
Definition: dma.h:71
@ DMA_ATTR_COPY_ALIGNMENT
Definition: dma.h:73
@ DMA_ATTR_BUFFER_SIZE_ALIGNMENT
Definition: dma.h:72
@ DMA_ATTR_MAX_BLOCK_COUNT
Definition: dma.h:74
@ DMA_CHANNEL_NORMAL
Definition: dma.h:65
@ DMA_CHANNEL_PERIODIC
Definition: dma.h:66
@ DMA_CHANNEL_DIRECTION_PRIV_START
Definition: dma.h:48
@ MEMORY_TO_PERIPHERAL
Definition: dma.h:33
@ MEMORY_TO_MEMORY
Definition: dma.h:32
@ PERIPHERAL_TO_MEMORY
Definition: dma.h:34
@ MEMORY_TO_HOST
Definition: dma.h:37
@ HOST_TO_MEMORY
Definition: dma.h:36
@ DMA_CHANNEL_DIRECTION_MAX
Definition: dma.h:53
@ PERIPHERAL_TO_PERIPHERAL
Definition: dma.h:35
@ DMA_CHANNEL_DIRECTION_COMMON_COUNT
Definition: dma.h:42
@ DMA_ADDR_ADJ_DECREMENT
Definition: dma.h:59
@ DMA_ADDR_ADJ_INCREMENT
Definition: dma.h:58
@ DMA_ADDR_ADJ_NO_CHANGE
Definition: dma.h:60
static bool is_power_of_two(unsigned int x)
Is x a power of two?
Definition: util.h:315
#define EINVAL
Definition: errno.h:61
#define ENOSYS
Definition: errno.h:83
Public kernel APIs.
#define bool
Definition: stdbool.h:13
__UINT32_TYPE__ uint32_t
Definition: stdint.h:90
__INT32_TYPE__ int32_t
Definition: stdint.h:74
__UINT64_TYPE__ uint64_t
Definition: stdint.h:91
__UINT16_TYPE__ uint16_t
Definition: stdint.h:89
Runtime device structure (in ROM) per driver instance.
Definition: device.h:378
void * data
Definition: device.h:388
const void * api
Definition: device.h:384
DMA block configuration structure.
Definition: dma.h:114
uint32_t dest_scatter_interval
Definition: dma.h:123
uint16_t reserved
Definition: dma.h:136
uint32_t source_gather_interval
Definition: dma.h:122
uint32_t block_size
Definition: dma.h:126
uint16_t source_reload_en
Definition: dma.h:132
uint16_t dest_scatter_en
Definition: dma.h:129
uint16_t dest_reload_en
Definition: dma.h:133
uint16_t fifo_mode_control
Definition: dma.h:134
uint16_t source_gather_count
Definition: dma.h:125
uint16_t source_addr_adj
Definition: dma.h:130
struct dma_block_config * next_block
Definition: dma.h:127
uint32_t dest_address
Definition: dma.h:120
uint32_t source_address
Definition: dma.h:119
uint16_t source_gather_en
Definition: dma.h:128
uint16_t dest_addr_adj
Definition: dma.h:131
uint16_t dest_scatter_count
Definition: dma.h:124
uint16_t flow_control_mode
Definition: dma.h:135
DMA configuration structure.
Definition: dma.h:195
uint32_t channel_priority
Definition: dma.h:202
uint32_t source_handshake
Definition: dma.h:200
uint32_t complete_callback_en
Definition: dma.h:198
void * user_data
Definition: dma.h:214
uint32_t error_callback_en
Definition: dma.h:199
dma_callback_t dma_callback
Definition: dma.h:215
uint32_t source_chaining_en
Definition: dma.h:203
uint32_t dest_chaining_en
Definition: dma.h:204
uint32_t dma_slot
Definition: dma.h:196
uint32_t channel_direction
Definition: dma.h:197
uint32_t source_data_size
Definition: dma.h:208
uint32_t dest_burst_length
Definition: dma.h:211
struct dma_block_config * head_block
Definition: dma.h:213
uint32_t linked_channel
Definition: dma.h:205
uint32_t source_burst_length
Definition: dma.h:210
uint32_t block_count
Definition: dma.h:212
uint32_t dest_data_size
Definition: dma.h:209
uint32_t reserved
Definition: dma.h:207
uint32_t dest_handshake
Definition: dma.h:201
uint32_t cyclic
Definition: dma.h:206
Definition: dma.h:250
int32_t magic
Definition: dma.h:251
atomic_t * atomic
Definition: dma.h:253
int dma_channels
Definition: dma.h:252
Definition: dma.h:230
uint32_t free
Definition: dma.h:234
uint32_t pending_length
Definition: dma.h:233
bool busy
Definition: dma.h:231
uint64_t total_copied
Definition: dma.h:237
uint32_t write_position
Definition: dma.h:235
enum dma_channel_direction dir
Definition: dma.h:232
uint32_t read_position
Definition: dma.h:236
Definition: stat.h:92
static const intptr_t user_data[5]
Definition: main.c:588