|
Zephyr Project API 3.7.0
A Scalable Open Source RTOS
|
#include "stm32_common_clocks.h"Go to the source code of this file.
Macros | |
| #define | STM32_CLOCK_BUS_AHB1 0x014 |
| Bus gatting clocks. | |
| #define | STM32_CLOCK_BUS_APB2 0x018 |
| #define | STM32_CLOCK_BUS_APB1 0x01c |
| #define | STM32_PERIPH_BUS_MIN STM32_CLOCK_BUS_AHB1 |
| #define | STM32_PERIPH_BUS_MAX STM32_CLOCK_BUS_APB1 |
| #define | STM32_SRC_HSI (STM32_SRC_LSI + 1) |
| Domain clocks. | |
| #define | STM32_SRC_HSI14 (STM32_SRC_HSI + 1) |
| #define | STM32_SRC_HSI48 (STM32_SRC_HSI14 + 1) |
| #define | STM32_SRC_PCLK (STM32_SRC_HSI48 + 1) |
| Bus clock. | |
| #define | STM32_SRC_PLLCLK (STM32_SRC_PCLK + 1) |
| PLL clock. | |
| #define | STM32_CLOCK_REG_MASK 0xFFU |
| #define | STM32_CLOCK_REG_SHIFT 0U |
| #define | STM32_CLOCK_SHIFT_MASK 0x1FU |
| #define | STM32_CLOCK_SHIFT_SHIFT 8U |
| #define | STM32_CLOCK_MASK_MASK 0x7U |
| #define | STM32_CLOCK_MASK_SHIFT 13U |
| #define | STM32_CLOCK_VAL_MASK 0x7U |
| #define | STM32_CLOCK_VAL_SHIFT 16U |
| #define | STM32_CLOCK(val, mask, shift, reg) |
| STM32 clock configuration bit field. | |
| #define | CFGR3_REG 0x30 |
| RCC_CFGRx register offset. | |
| #define | BDCR_REG 0x20 |
| RCC_BDCR register offset. | |
| #define | USART1_SEL(val) STM32_CLOCK(val, 3, 0, CFGR3_REG) |
| Device domain clocks selection helpers. | |
| #define | I2C1_SEL(val) STM32_CLOCK(val, 1, 4, CFGR3_REG) |
| #define | CEC_SEL(val) STM32_CLOCK(val, 1, 6, CFGR3_REG) |
| #define | USB_SEL(val) STM32_CLOCK(val, 1, 7, CFGR3_REG) |
| #define | USART2_SEL(val) STM32_CLOCK(val, 3, 16, CFGR3_REG) |
| #define | USART3_SEL(val) STM32_CLOCK(val, 3, 18, CFGR3_REG) |
| #define | RTC_SEL(val) STM32_CLOCK(val, 3, 8, BDCR_REG) |
| BDCR devices. | |
| #define BDCR_REG 0x20 |
RCC_BDCR register offset.
| #define CEC_SEL | ( | val | ) | STM32_CLOCK(val, 1, 6, CFGR3_REG) |
| #define CFGR3_REG 0x30 |
RCC_CFGRx register offset.
| #define I2C1_SEL | ( | val | ) | STM32_CLOCK(val, 1, 4, CFGR3_REG) |
| #define RTC_SEL | ( | val | ) | STM32_CLOCK(val, 3, 8, BDCR_REG) |
BDCR devices.
| #define STM32_CLOCK | ( | val, | |
| mask, | |||
| shift, | |||
| reg | |||
| ) |
STM32 clock configuration bit field.
| reg | RCC_CFGRx register offset |
| shift | Position within RCC_CFGRx. |
| mask | Mask for the RCC_CFGRx field. |
| val | Clock value (0, 1, ... 7). |
| #define STM32_CLOCK_BUS_AHB1 0x014 |
Bus gatting clocks.
| #define STM32_CLOCK_BUS_APB1 0x01c |
| #define STM32_CLOCK_BUS_APB2 0x018 |
| #define STM32_CLOCK_MASK_MASK 0x7U |
| #define STM32_CLOCK_MASK_SHIFT 13U |
| #define STM32_CLOCK_REG_MASK 0xFFU |
| #define STM32_CLOCK_REG_SHIFT 0U |
| #define STM32_CLOCK_SHIFT_MASK 0x1FU |
| #define STM32_CLOCK_SHIFT_SHIFT 8U |
| #define STM32_CLOCK_VAL_MASK 0x7U |
| #define STM32_CLOCK_VAL_SHIFT 16U |
| #define STM32_PERIPH_BUS_MAX STM32_CLOCK_BUS_APB1 |
| #define STM32_PERIPH_BUS_MIN STM32_CLOCK_BUS_AHB1 |
| #define STM32_SRC_HSI (STM32_SRC_LSI + 1) |
Domain clocks.
System clock Fixed clocks
| #define STM32_SRC_HSI14 (STM32_SRC_HSI + 1) |
| #define STM32_SRC_HSI48 (STM32_SRC_HSI14 + 1) |
| #define STM32_SRC_PCLK (STM32_SRC_HSI48 + 1) |
Bus clock.
| #define STM32_SRC_PLLCLK (STM32_SRC_PCLK + 1) |
PLL clock.
| #define USART1_SEL | ( | val | ) | STM32_CLOCK(val, 3, 0, CFGR3_REG) |
Device domain clocks selection helpers.
CFGR3 devices
| #define USART2_SEL | ( | val | ) | STM32_CLOCK(val, 3, 16, CFGR3_REG) |
| #define USART3_SEL | ( | val | ) | STM32_CLOCK(val, 3, 18, CFGR3_REG) |
| #define USB_SEL | ( | val | ) | STM32_CLOCK(val, 1, 7, CFGR3_REG) |