Zephyr Project API 4.1.99
A Scalable Open Source RTOS
|
Go to the source code of this file.
#define RA_ELC_EVENT_ACMPHS0_INT 0x057 |
#define RA_ELC_EVENT_ACMPHS1_INT 0x058 |
#define RA_ELC_EVENT_ACMPHS2_INT 0x059 |
#define RA_ELC_EVENT_ACMPHS3_INT 0x05A |
#define RA_ELC_EVENT_ACMPHS4_INT 0x05B |
#define RA_ELC_EVENT_ACMPHS5_INT 0x05C |
#define RA_ELC_EVENT_ADC0_COMPARE_MATCH 0x04F |
#define RA_ELC_EVENT_ADC0_COMPARE_MISMATCH 0x050 |
#define RA_ELC_EVENT_ADC0_SCAN_END 0x04B |
#define RA_ELC_EVENT_ADC0_SCAN_END_B 0x04C |
#define RA_ELC_EVENT_ADC0_WINDOW_A 0x04D |
#define RA_ELC_EVENT_ADC0_WINDOW_B 0x04E |
#define RA_ELC_EVENT_ADC1_COMPARE_MATCH 0x055 |
#define RA_ELC_EVENT_ADC1_COMPARE_MISMATCH 0x056 |
#define RA_ELC_EVENT_ADC1_SCAN_END 0x051 |
#define RA_ELC_EVENT_ADC1_SCAN_END_B 0x052 |
#define RA_ELC_EVENT_ADC1_WINDOW_A 0x053 |
#define RA_ELC_EVENT_ADC1_WINDOW_B 0x054 |
#define RA_ELC_EVENT_AGT0_COMPARE_A 0x041 |
#define RA_ELC_EVENT_AGT0_COMPARE_B 0x042 |
#define RA_ELC_EVENT_AGT0_INT 0x040 |
#define RA_ELC_EVENT_AGT1_COMPARE_A 0x044 |
#define RA_ELC_EVENT_AGT1_COMPARE_B 0x045 |
#define RA_ELC_EVENT_AGT1_INT 0x043 |
#define RA_ELC_EVENT_CAC_FREQUENCY_ERROR 0x087 |
#define RA_ELC_EVENT_CAC_MEASUREMENT_END 0x088 |
#define RA_ELC_EVENT_CAC_OVERFLOW 0x089 |
#define RA_ELC_EVENT_CAN0_ERROR 0x08A |
#define RA_ELC_EVENT_CAN0_FIFO_RX 0x08B |
#define RA_ELC_EVENT_CAN0_FIFO_TX 0x08C |
#define RA_ELC_EVENT_CAN0_MAILBOX_RX 0x08D |
#define RA_ELC_EVENT_CAN0_MAILBOX_TX 0x08E |
#define RA_ELC_EVENT_CAN1_ERROR 0x08F |
#define RA_ELC_EVENT_CAN1_FIFO_RX 0x090 |
#define RA_ELC_EVENT_CAN1_FIFO_TX 0x091 |
#define RA_ELC_EVENT_CAN1_MAILBOX_RX 0x092 |
#define RA_ELC_EVENT_CAN1_MAILBOX_TX 0x093 |
#define RA_ELC_EVENT_CGC_MOSC_STOP 0x03B |
#define RA_ELC_EVENT_CTSU_END 0x084 |
#define RA_ELC_EVENT_CTSU_READ 0x083 |
#define RA_ELC_EVENT_CTSU_WRITE 0x082 |
#define RA_ELC_EVENT_DMAC0_INT 0x020 |
#define RA_ELC_EVENT_DMAC1_INT 0x021 |
#define RA_ELC_EVENT_DMAC2_INT 0x022 |
#define RA_ELC_EVENT_DMAC3_INT 0x023 |
#define RA_ELC_EVENT_DMAC4_INT 0x024 |
#define RA_ELC_EVENT_DMAC5_INT 0x025 |
#define RA_ELC_EVENT_DMAC6_INT 0x026 |
#define RA_ELC_EVENT_DMAC7_INT 0x027 |
#define RA_ELC_EVENT_DOC_INT 0x086 |
#define RA_ELC_EVENT_DTC_COMPLETE 0x029 |
#define RA_ELC_EVENT_DTC_END 0x02A |
#define RA_ELC_EVENT_EDMAC0_EINT 0x163 |
#define RA_ELC_EVENT_ELC_SOFTWARE_EVENT_0 0x098 |
#define RA_ELC_EVENT_ELC_SOFTWARE_EVENT_1 0x099 |
#define RA_ELC_EVENT_FCU_FIFERR 0x030 |
#define RA_ELC_EVENT_FCU_FRDYI 0x031 |
#define RA_ELC_EVENT_GPT0_AD_TRIG_A 0x0B8 |
#define RA_ELC_EVENT_GPT0_AD_TRIG_B 0x0B9 |
#define RA_ELC_EVENT_GPT0_CAPTURE_COMPARE_A 0x0B0 |
#define RA_ELC_EVENT_GPT0_CAPTURE_COMPARE_B 0x0B1 |
#define RA_ELC_EVENT_GPT0_COMPARE_C 0x0B2 |
#define RA_ELC_EVENT_GPT0_COMPARE_D 0x0B3 |
#define RA_ELC_EVENT_GPT0_COMPARE_E 0x0B4 |
#define RA_ELC_EVENT_GPT0_COMPARE_F 0x0B5 |
#define RA_ELC_EVENT_GPT0_COUNTER_OVERFLOW 0x0B6 |
#define RA_ELC_EVENT_GPT0_COUNTER_UNDERFLOW 0x0B7 |
#define RA_ELC_EVENT_GPT10_CAPTURE_COMPARE_A 0x114 |
#define RA_ELC_EVENT_GPT10_CAPTURE_COMPARE_B 0x115 |
#define RA_ELC_EVENT_GPT10_COMPARE_C 0x116 |
#define RA_ELC_EVENT_GPT10_COMPARE_D 0x117 |
#define RA_ELC_EVENT_GPT10_COMPARE_E 0x118 |
#define RA_ELC_EVENT_GPT10_COMPARE_F 0x119 |
#define RA_ELC_EVENT_GPT10_COUNTER_OVERFLOW 0x11A |
#define RA_ELC_EVENT_GPT10_COUNTER_UNDERFLOW 0x11B |
#define RA_ELC_EVENT_GPT11_CAPTURE_COMPARE_A 0x11E |
#define RA_ELC_EVENT_GPT11_CAPTURE_COMPARE_B 0x11F |
#define RA_ELC_EVENT_GPT11_COMPARE_C 0x120 |
#define RA_ELC_EVENT_GPT11_COMPARE_D 0x121 |
#define RA_ELC_EVENT_GPT11_COMPARE_E 0x122 |
#define RA_ELC_EVENT_GPT11_COMPARE_F 0x123 |
#define RA_ELC_EVENT_GPT11_COUNTER_OVERFLOW 0x124 |
#define RA_ELC_EVENT_GPT11_COUNTER_UNDERFLOW 0x125 |
#define RA_ELC_EVENT_GPT12_CAPTURE_COMPARE_A 0x128 |
#define RA_ELC_EVENT_GPT12_CAPTURE_COMPARE_B 0x129 |
#define RA_ELC_EVENT_GPT12_COMPARE_C 0x12A |
#define RA_ELC_EVENT_GPT12_COMPARE_D 0x12B |
#define RA_ELC_EVENT_GPT12_COMPARE_E 0x12C |
#define RA_ELC_EVENT_GPT12_COMPARE_F 0x12D |
#define RA_ELC_EVENT_GPT12_COUNTER_OVERFLOW 0x12E |
#define RA_ELC_EVENT_GPT12_COUNTER_UNDERFLOW 0x12F |
#define RA_ELC_EVENT_GPT13_CAPTURE_COMPARE_A 0x132 |
#define RA_ELC_EVENT_GPT13_CAPTURE_COMPARE_B 0x133 |
#define RA_ELC_EVENT_GPT13_COMPARE_C 0x134 |
#define RA_ELC_EVENT_GPT13_COMPARE_D 0x135 |
#define RA_ELC_EVENT_GPT13_COMPARE_E 0x136 |
#define RA_ELC_EVENT_GPT13_COMPARE_F 0x137 |
#define RA_ELC_EVENT_GPT13_COUNTER_OVERFLOW 0x138 |
#define RA_ELC_EVENT_GPT13_COUNTER_UNDERFLOW 0x139 |
#define RA_ELC_EVENT_GPT1_AD_TRIG_A 0x0C2 |
#define RA_ELC_EVENT_GPT1_AD_TRIG_B 0x0C3 |
#define RA_ELC_EVENT_GPT1_CAPTURE_COMPARE_A 0x0BA |
#define RA_ELC_EVENT_GPT1_CAPTURE_COMPARE_B 0x0BB |
#define RA_ELC_EVENT_GPT1_COMPARE_C 0x0BC |
#define RA_ELC_EVENT_GPT1_COMPARE_D 0x0BD |
#define RA_ELC_EVENT_GPT1_COMPARE_E 0x0BE |
#define RA_ELC_EVENT_GPT1_COMPARE_F 0x0BF |
#define RA_ELC_EVENT_GPT1_COUNTER_OVERFLOW 0x0C0 |
#define RA_ELC_EVENT_GPT1_COUNTER_UNDERFLOW 0x0C1 |
#define RA_ELC_EVENT_GPT2_AD_TRIG_A 0x0CC |
#define RA_ELC_EVENT_GPT2_AD_TRIG_B 0x0CD |
#define RA_ELC_EVENT_GPT2_CAPTURE_COMPARE_A 0x0C4 |
#define RA_ELC_EVENT_GPT2_CAPTURE_COMPARE_B 0x0C5 |
#define RA_ELC_EVENT_GPT2_COMPARE_C 0x0C6 |
#define RA_ELC_EVENT_GPT2_COMPARE_D 0x0C7 |
#define RA_ELC_EVENT_GPT2_COMPARE_E 0x0C8 |
#define RA_ELC_EVENT_GPT2_COMPARE_F 0x0C9 |
#define RA_ELC_EVENT_GPT2_COUNTER_OVERFLOW 0x0CA |
#define RA_ELC_EVENT_GPT2_COUNTER_UNDERFLOW 0x0CB |
#define RA_ELC_EVENT_GPT3_AD_TRIG_A 0x0D6 |
#define RA_ELC_EVENT_GPT3_AD_TRIG_B 0x0D7 |
#define RA_ELC_EVENT_GPT3_CAPTURE_COMPARE_A 0x0CE |
#define RA_ELC_EVENT_GPT3_CAPTURE_COMPARE_B 0x0CF |
#define RA_ELC_EVENT_GPT3_COMPARE_C 0x0D0 |
#define RA_ELC_EVENT_GPT3_COMPARE_D 0x0D1 |
#define RA_ELC_EVENT_GPT3_COMPARE_E 0x0D2 |
#define RA_ELC_EVENT_GPT3_COMPARE_F 0x0D3 |
#define RA_ELC_EVENT_GPT3_COUNTER_OVERFLOW 0x0D4 |
#define RA_ELC_EVENT_GPT3_COUNTER_UNDERFLOW 0x0D5 |
#define RA_ELC_EVENT_GPT4_AD_TRIG_A 0x0E0 |
#define RA_ELC_EVENT_GPT4_AD_TRIG_B 0x0E1 |
#define RA_ELC_EVENT_GPT4_CAPTURE_COMPARE_A 0x0D8 |
#define RA_ELC_EVENT_GPT4_CAPTURE_COMPARE_B 0x0D9 |
#define RA_ELC_EVENT_GPT4_COMPARE_C 0x0DA |
#define RA_ELC_EVENT_GPT4_COMPARE_D 0x0DB |
#define RA_ELC_EVENT_GPT4_COMPARE_E 0x0DC |
#define RA_ELC_EVENT_GPT4_COMPARE_F 0x0DD |
#define RA_ELC_EVENT_GPT4_COUNTER_OVERFLOW 0x0DE |
#define RA_ELC_EVENT_GPT4_COUNTER_UNDERFLOW 0x0DF |
#define RA_ELC_EVENT_GPT5_AD_TRIG_A 0x0EA |
#define RA_ELC_EVENT_GPT5_AD_TRIG_B 0x0EB |
#define RA_ELC_EVENT_GPT5_CAPTURE_COMPARE_A 0x0E2 |
#define RA_ELC_EVENT_GPT5_CAPTURE_COMPARE_B 0x0E3 |
#define RA_ELC_EVENT_GPT5_COMPARE_C 0x0E4 |
#define RA_ELC_EVENT_GPT5_COMPARE_D 0x0E5 |
#define RA_ELC_EVENT_GPT5_COMPARE_E 0x0E6 |
#define RA_ELC_EVENT_GPT5_COMPARE_F 0x0E7 |
#define RA_ELC_EVENT_GPT5_COUNTER_OVERFLOW 0x0E8 |
#define RA_ELC_EVENT_GPT5_COUNTER_UNDERFLOW 0x0E9 |
#define RA_ELC_EVENT_GPT6_AD_TRIG_A 0x0F4 |
#define RA_ELC_EVENT_GPT6_AD_TRIG_B 0x0F5 |
#define RA_ELC_EVENT_GPT6_CAPTURE_COMPARE_A 0x0EC |
#define RA_ELC_EVENT_GPT6_CAPTURE_COMPARE_B 0x0ED |
#define RA_ELC_EVENT_GPT6_COMPARE_C 0x0EE |
#define RA_ELC_EVENT_GPT6_COMPARE_D 0x0EF |
#define RA_ELC_EVENT_GPT6_COMPARE_E 0x0F0 |
#define RA_ELC_EVENT_GPT6_COMPARE_F 0x0F1 |
#define RA_ELC_EVENT_GPT6_COUNTER_OVERFLOW 0x0F2 |
#define RA_ELC_EVENT_GPT6_COUNTER_UNDERFLOW 0x0F3 |
#define RA_ELC_EVENT_GPT7_AD_TRIG_A 0x0FE |
#define RA_ELC_EVENT_GPT7_AD_TRIG_B 0x0FF |
#define RA_ELC_EVENT_GPT7_CAPTURE_COMPARE_A 0x0F6 |
#define RA_ELC_EVENT_GPT7_CAPTURE_COMPARE_B 0x0F7 |
#define RA_ELC_EVENT_GPT7_COMPARE_C 0x0F8 |
#define RA_ELC_EVENT_GPT7_COMPARE_D 0x0F9 |
#define RA_ELC_EVENT_GPT7_COMPARE_E 0x0FA |
#define RA_ELC_EVENT_GPT7_COMPARE_F 0x0FB |
#define RA_ELC_EVENT_GPT7_COUNTER_OVERFLOW 0x0FC |
#define RA_ELC_EVENT_GPT7_COUNTER_UNDERFLOW 0x0FD |
#define RA_ELC_EVENT_GPT8_CAPTURE_COMPARE_A 0x100 |
#define RA_ELC_EVENT_GPT8_CAPTURE_COMPARE_B 0x101 |
#define RA_ELC_EVENT_GPT8_COMPARE_C 0x102 |
#define RA_ELC_EVENT_GPT8_COMPARE_D 0x103 |
#define RA_ELC_EVENT_GPT8_COMPARE_E 0x104 |
#define RA_ELC_EVENT_GPT8_COMPARE_F 0x105 |
#define RA_ELC_EVENT_GPT8_COUNTER_OVERFLOW 0x106 |
#define RA_ELC_EVENT_GPT8_COUNTER_UNDERFLOW 0x107 |
#define RA_ELC_EVENT_GPT9_CAPTURE_COMPARE_A 0x10A |
#define RA_ELC_EVENT_GPT9_CAPTURE_COMPARE_B 0x10B |
#define RA_ELC_EVENT_GPT9_COMPARE_C 0x10C |
#define RA_ELC_EVENT_GPT9_COMPARE_D 0x10D |
#define RA_ELC_EVENT_GPT9_COMPARE_E 0x10E |
#define RA_ELC_EVENT_GPT9_COMPARE_F 0x10F |
#define RA_ELC_EVENT_GPT9_COUNTER_OVERFLOW 0x110 |
#define RA_ELC_EVENT_GPT9_COUNTER_UNDERFLOW 0x111 |
#define RA_ELC_EVENT_ICU_IRQ0 0x001 |
#define RA_ELC_EVENT_ICU_IRQ1 0x002 |
#define RA_ELC_EVENT_ICU_IRQ10 0x00B |
#define RA_ELC_EVENT_ICU_IRQ11 0x00C |
#define RA_ELC_EVENT_ICU_IRQ12 0x00D |
#define RA_ELC_EVENT_ICU_IRQ13 0x00E |
#define RA_ELC_EVENT_ICU_IRQ14 0x00F |
#define RA_ELC_EVENT_ICU_IRQ15 0x010 |
#define RA_ELC_EVENT_ICU_IRQ2 0x003 |
#define RA_ELC_EVENT_ICU_IRQ3 0x004 |
#define RA_ELC_EVENT_ICU_IRQ4 0x005 |
#define RA_ELC_EVENT_ICU_IRQ5 0x006 |
#define RA_ELC_EVENT_ICU_IRQ6 0x007 |
#define RA_ELC_EVENT_ICU_IRQ7 0x008 |
#define RA_ELC_EVENT_ICU_IRQ8 0x009 |
#define RA_ELC_EVENT_ICU_IRQ9 0x00A |
#define RA_ELC_EVENT_ICU_SNOOZE_CANCEL 0x02D |
#define RA_ELC_EVENT_IIC0_ERI 0x066 |
#define RA_ELC_EVENT_IIC0_RXI 0x063 |
#define RA_ELC_EVENT_IIC0_TEI 0x065 |
#define RA_ELC_EVENT_IIC0_TXI 0x064 |
#define RA_ELC_EVENT_IIC0_WUI 0x067 |
#define RA_ELC_EVENT_IIC1_ERI 0x06B |
#define RA_ELC_EVENT_IIC1_RXI 0x068 |
#define RA_ELC_EVENT_IIC1_TEI 0x06A |
#define RA_ELC_EVENT_IIC1_TXI 0x069 |
#define RA_ELC_EVENT_IIC2_ERI 0x070 |
#define RA_ELC_EVENT_IIC2_RXI 0x06D |
#define RA_ELC_EVENT_IIC2_TEI 0x06F |
#define RA_ELC_EVENT_IIC2_TXI 0x06E |
#define RA_ELC_EVENT_IOPORT_EVENT_1 0x094 |
#define RA_ELC_EVENT_IOPORT_EVENT_2 0x095 |
#define RA_ELC_EVENT_IOPORT_EVENT_3 0x096 |
#define RA_ELC_EVENT_IOPORT_EVENT_4 0x097 |
#define RA_ELC_EVENT_IWDT_UNDERFLOW 0x046 |
#define RA_ELC_EVENT_KEY_INT 0x085 |
#define RA_ELC_EVENT_LPM_SNOOZE_REQUEST 0x03C |
#define RA_ELC_EVENT_LVD_LVD1 0x038 |
#define RA_ELC_EVENT_LVD_LVD2 0x039 |
#define RA_ELC_EVENT_NONE 0x0 |
#define RA_ELC_EVENT_OPS_UVW_EDGE 0x150 |
#define RA_ELC_EVENT_PDC_FRAME_END 0x080 |
#define RA_ELC_EVENT_PDC_INT 0x081 |
#define RA_ELC_EVENT_PDC_RECEIVE_DATA_READY 0x07F |
#define RA_ELC_EVENT_POEG0_EVENT 0x09A |
#define RA_ELC_EVENT_POEG1_EVENT 0x09B |
#define RA_ELC_EVENT_POEG2_EVENT 0x09C |
#define RA_ELC_EVENT_POEG3_EVENT 0x09D |
#define RA_ELC_EVENT_QSPI_INT 0x1C6 |
#define RA_ELC_EVENT_RTC_ALARM 0x048 |
#define RA_ELC_EVENT_RTC_CARRY 0x04A |
#define RA_ELC_EVENT_RTC_PERIOD 0x049 |
#define RA_ELC_EVENT_SCI0_AM 0x178 |
#define RA_ELC_EVENT_SCI0_ERI 0x177 |
#define RA_ELC_EVENT_SCI0_RXI 0x174 |
#define RA_ELC_EVENT_SCI0_RXI_OR_ERI 0x179 |
#define RA_ELC_EVENT_SCI0_TEI 0x176 |
#define RA_ELC_EVENT_SCI0_TXI 0x175 |
#define RA_ELC_EVENT_SCI1_AM 0x17E |
#define RA_ELC_EVENT_SCI1_ERI 0x17D |
#define RA_ELC_EVENT_SCI1_RXI 0x17A |
#define RA_ELC_EVENT_SCI1_TEI 0x17C |
#define RA_ELC_EVENT_SCI1_TXI 0x17B |
#define RA_ELC_EVENT_SCI2_AM 0x184 |
#define RA_ELC_EVENT_SCI2_ERI 0x183 |
#define RA_ELC_EVENT_SCI2_RXI 0x180 |
#define RA_ELC_EVENT_SCI2_TEI 0x182 |
#define RA_ELC_EVENT_SCI2_TXI 0x181 |
#define RA_ELC_EVENT_SCI3_AM 0x18A |
#define RA_ELC_EVENT_SCI3_ERI 0x189 |
#define RA_ELC_EVENT_SCI3_RXI 0x186 |
#define RA_ELC_EVENT_SCI3_TEI 0x188 |
#define RA_ELC_EVENT_SCI3_TXI 0x187 |
#define RA_ELC_EVENT_SCI4_AM 0x190 |
#define RA_ELC_EVENT_SCI4_ERI 0x18F |
#define RA_ELC_EVENT_SCI4_RXI 0x18C |
#define RA_ELC_EVENT_SCI4_TEI 0x18E |
#define RA_ELC_EVENT_SCI4_TXI 0x18D |
#define RA_ELC_EVENT_SCI5_AM 0x196 |
#define RA_ELC_EVENT_SCI5_ERI 0x195 |
#define RA_ELC_EVENT_SCI5_RXI 0x192 |
#define RA_ELC_EVENT_SCI5_TEI 0x194 |
#define RA_ELC_EVENT_SCI5_TXI 0x193 |
#define RA_ELC_EVENT_SCI6_AM 0x19C |
#define RA_ELC_EVENT_SCI6_ERI 0x19B |
#define RA_ELC_EVENT_SCI6_RXI 0x198 |
#define RA_ELC_EVENT_SCI6_TEI 0x19A |
#define RA_ELC_EVENT_SCI6_TXI 0x199 |
#define RA_ELC_EVENT_SCI7_AM 0x1A2 |
#define RA_ELC_EVENT_SCI7_ERI 0x1A1 |
#define RA_ELC_EVENT_SCI7_RXI 0x19E |
#define RA_ELC_EVENT_SCI7_TEI 0x1A0 |
#define RA_ELC_EVENT_SCI7_TXI 0x19F |
#define RA_ELC_EVENT_SCI8_AM 0x1A8 |
#define RA_ELC_EVENT_SCI8_ERI 0x1A7 |
#define RA_ELC_EVENT_SCI8_RXI 0x1A4 |
#define RA_ELC_EVENT_SCI8_TEI 0x1A6 |
#define RA_ELC_EVENT_SCI8_TXI 0x1A5 |
#define RA_ELC_EVENT_SCI9_AM 0x1AE |
#define RA_ELC_EVENT_SCI9_ERI 0x1AD |
#define RA_ELC_EVENT_SCI9_RXI 0x1AA |
#define RA_ELC_EVENT_SCI9_TEI 0x1AC |
#define RA_ELC_EVENT_SCI9_TXI 0x1AB |
#define RA_ELC_EVENT_SDHIMMC0_ACCS 0x1C7 |
#define RA_ELC_EVENT_SDHIMMC0_CARD 0x1C9 |
#define RA_ELC_EVENT_SDHIMMC0_DMA_REQ 0x1CA |
#define RA_ELC_EVENT_SDHIMMC0_SDIO 0x1C8 |
#define RA_ELC_EVENT_SDHIMMC1_ACCS 0x1CB |
#define RA_ELC_EVENT_SDHIMMC1_CARD 0x1CD |
#define RA_ELC_EVENT_SDHIMMC1_DMA_REQ 0x1CE |
#define RA_ELC_EVENT_SDHIMMC1_SDIO 0x1CC |
#define RA_ELC_EVENT_SPI0_ERI 0x1BF |
#define RA_ELC_EVENT_SPI0_IDLE 0x1BE |
#define RA_ELC_EVENT_SPI0_RXI 0x1BC |
#define RA_ELC_EVENT_SPI0_TEI 0x1C0 |
#define RA_ELC_EVENT_SPI0_TXI 0x1BD |
#define RA_ELC_EVENT_SPI1_ERI 0x1C4 |
#define RA_ELC_EVENT_SPI1_IDLE 0x1C3 |
#define RA_ELC_EVENT_SPI1_RXI 0x1C1 |
#define RA_ELC_EVENT_SPI1_TEI 0x1C5 |
#define RA_ELC_EVENT_SPI1_TXI 0x1C2 |
#define RA_ELC_EVENT_SRC_CONVERSION_END 0x07E |
#define RA_ELC_EVENT_SRC_INPUT_FIFO_EMPTY 0x07A |
#define RA_ELC_EVENT_SRC_OUTPUT_FIFO_FULL 0x07B |
#define RA_ELC_EVENT_SRC_OUTPUT_FIFO_OVERFLOW 0x07C |
#define RA_ELC_EVENT_SRC_OUTPUT_FIFO_UNDERFLOW 0x07D |
#define RA_ELC_EVENT_SSI0_INT 0x075 |
#define RA_ELC_EVENT_SSI0_RXI 0x073 |
#define RA_ELC_EVENT_SSI0_TXI 0x072 |
#define RA_ELC_EVENT_USBFS_FIFO_0 0x05F |
#define RA_ELC_EVENT_USBFS_FIFO_1 0x060 |
#define RA_ELC_EVENT_USBFS_INT 0x061 |
#define RA_ELC_EVENT_USBFS_RESUME 0x062 |
#define RA_ELC_EVENT_WDT_UNDERFLOW 0x047 |
#define RA_ELC_PERIPHERAL_ADC0 8 |
#define RA_ELC_PERIPHERAL_ADC0_B 9 |
#define RA_ELC_PERIPHERAL_ADC1 10 |
#define RA_ELC_PERIPHERAL_ADC1_B 11 |
#define RA_ELC_PERIPHERAL_CTSU 18 |
#define RA_ELC_PERIPHERAL_DAC0 12 |
#define RA_ELC_PERIPHERAL_DAC1 13 |
#define RA_ELC_PERIPHERAL_GPT_A 0 |
#define RA_ELC_PERIPHERAL_GPT_B 1 |
#define RA_ELC_PERIPHERAL_GPT_C 2 |
#define RA_ELC_PERIPHERAL_GPT_D 3 |
#define RA_ELC_PERIPHERAL_GPT_E 4 |
#define RA_ELC_PERIPHERAL_GPT_F 5 |
#define RA_ELC_PERIPHERAL_GPT_G 6 |
#define RA_ELC_PERIPHERAL_GPT_H 7 |
#define RA_ELC_PERIPHERAL_IOPORT1 14 |
#define RA_ELC_PERIPHERAL_IOPORT2 15 |
#define RA_ELC_PERIPHERAL_IOPORT3 16 |
#define RA_ELC_PERIPHERAL_IOPORT4 17 |