CONFIG_CLOCK_STM32_PLL_M_DIVISOR¶
Division factor for PLL VCO input clock
PLL divisor
PLL divisor
PLL divisor
PLL divisor
Type: int
Help¶
PLLM division factor needs to be set correctly to ensure that the VCO
input frequency ranges from 1 to 2 MHz. It is recommended to select a
frequency of 2 MHz to limit PLL jitter.
Allowed values: 2-63
Help¶
PLL divisor, allowed values: 0-63.
Help¶
PLL divisor,
L4: allowed values: 1-8. PLL VCO input ranges from 4 to 16MHz
L5: allowed values: 1-16. PLL VCO input ranges from 4 to 16MHz
WB: allowed values: 1-8. PLL VCO input ranges from 2.66 to 16MHz
WL: allowed values: 1-8. PLL VCO input ranges from 2.66 to 16MHz
Help¶
PLL divisor, allowed values: 1-8.
Help¶
PLL divisor, allowed values: 1-16.
Direct dependencies¶
(CLOCK_STM32_SYSCLK_SRC_PLL && (SOC_SERIES_STM32F2X || SOC_SERIES_STM32F4X || SOC_SERIES_STM32F7X) && !CLOCK_CONTROL_STM32_HAS_DTS && !SOC_SERIES_STM32MP1X && CLOCK_CONTROL_STM32_CUBE && CLOCK_CONTROL) || (CLOCK_STM32_SYSCLK_SRC_PLL && SOC_SERIES_STM32H7X && !CLOCK_CONTROL_STM32_HAS_DTS && !SOC_SERIES_STM32MP1X && CLOCK_CONTROL_STM32_CUBE && CLOCK_CONTROL) || (CLOCK_STM32_SYSCLK_SRC_PLL && (SOC_SERIES_STM32L4X || SOC_SERIES_STM32L5X || SOC_SERIES_STM32WBX || SOC_SERIES_STM32WLX) && !CLOCK_CONTROL_STM32_HAS_DTS && !SOC_SERIES_STM32MP1X && CLOCK_CONTROL_STM32_CUBE && CLOCK_CONTROL) || (CLOCK_STM32_SYSCLK_SRC_PLL && SOC_SERIES_STM32G0X && !CLOCK_CONTROL_STM32_HAS_DTS && !SOC_SERIES_STM32MP1X && CLOCK_CONTROL_STM32_CUBE && CLOCK_CONTROL) || (CLOCK_STM32_SYSCLK_SRC_PLL && SOC_SERIES_STM32G4X && !CLOCK_CONTROL_STM32_HAS_DTS && !SOC_SERIES_STM32MP1X && CLOCK_CONTROL_STM32_CUBE && CLOCK_CONTROL)
(Includes any dependencies from ifs and menus.)
Defaults¶
- 8 
- 32 
- 1 
- 1 
- 4 
Kconfig definitions¶
At <Zephyr Driver>/clock_control/Kconfig.stm32f2_f4_f7:8
Included via Kconfig:8 → Kconfig.zephyr:42 → <Zephyr Driver>/Kconfig:56 → <Zephyr Driver>/clock_control/Kconfig:25 → <Zephyr Driver>/clock_control/Kconfig.stm32:152
Menu path: (Top) → Device Drivers → Hardware clock controller support → STM32 Reset & Clock Control
config CLOCK_STM32_PLL_M_DIVISOR
    int "Division factor for PLL VCO input clock"
    range 2 63
    default 8
    depends on CLOCK_STM32_SYSCLK_SRC_PLL && (SOC_SERIES_STM32F2X || SOC_SERIES_STM32F4X || SOC_SERIES_STM32F7X) && !CLOCK_CONTROL_STM32_HAS_DTS && !SOC_SERIES_STM32MP1X && CLOCK_CONTROL_STM32_CUBE && CLOCK_CONTROL
    help
      PLLM division factor needs to be set correctly to ensure that the VCO
      input frequency ranges from 1 to 2 MHz. It is recommended to select a
      frequency of 2 MHz to limit PLL jitter.
      Allowed values: 2-63
At <Zephyr Driver>/clock_control/Kconfig.stm32h7:67
Included via Kconfig:8 → Kconfig.zephyr:42 → <Zephyr Driver>/Kconfig:56 → <Zephyr Driver>/clock_control/Kconfig:25 → <Zephyr Driver>/clock_control/Kconfig.stm32:153
Menu path: (Top) → Device Drivers → Hardware clock controller support → STM32 Reset & Clock Control
config CLOCK_STM32_PLL_M_DIVISOR
    int "PLL divisor"
    range 0 63
    default 32
    depends on CLOCK_STM32_SYSCLK_SRC_PLL && SOC_SERIES_STM32H7X && !CLOCK_CONTROL_STM32_HAS_DTS && !SOC_SERIES_STM32MP1X && CLOCK_CONTROL_STM32_CUBE && CLOCK_CONTROL
    help
      PLL divisor, allowed values: 0-63.
At <Zephyr Driver>/clock_control/Kconfig.stm32l4_l5_wb_wl:8
Included via Kconfig:8 → Kconfig.zephyr:42 → <Zephyr Driver>/Kconfig:56 → <Zephyr Driver>/clock_control/Kconfig:25 → <Zephyr Driver>/clock_control/Kconfig.stm32:155
Menu path: (Top) → Device Drivers → Hardware clock controller support → STM32 Reset & Clock Control
config CLOCK_STM32_PLL_M_DIVISOR
    int "PLL divisor"
    range 1 8 if SOC_SERIES_STM32L4X || SOC_SERIES_STM32WBX || SOC_SERIES_STM32WLX
    range 1 16 if SOC_SERIES_STM32L5X
    default 1
    depends on CLOCK_STM32_SYSCLK_SRC_PLL && (SOC_SERIES_STM32L4X || SOC_SERIES_STM32L5X || SOC_SERIES_STM32WBX || SOC_SERIES_STM32WLX) && !CLOCK_CONTROL_STM32_HAS_DTS && !SOC_SERIES_STM32MP1X && CLOCK_CONTROL_STM32_CUBE && CLOCK_CONTROL
    help
      PLL divisor,
      L4: allowed values: 1-8. PLL VCO input ranges from 4 to 16MHz
      L5: allowed values: 1-16. PLL VCO input ranges from 4 to 16MHz
      WB: allowed values: 1-8. PLL VCO input ranges from 2.66 to 16MHz
      WL: allowed values: 1-8. PLL VCO input ranges from 2.66 to 16MHz
At <Zephyr Driver>/clock_control/Kconfig.stm32g0:17
Included via Kconfig:8 → Kconfig.zephyr:42 → <Zephyr Driver>/Kconfig:56 → <Zephyr Driver>/clock_control/Kconfig:25 → <Zephyr Driver>/clock_control/Kconfig.stm32:156
Menu path: (Top) → Device Drivers → Hardware clock controller support → STM32 Reset & Clock Control
config CLOCK_STM32_PLL_M_DIVISOR
    int "PLL divisor"
    range 1 8
    default 1
    depends on CLOCK_STM32_SYSCLK_SRC_PLL && SOC_SERIES_STM32G0X && !CLOCK_CONTROL_STM32_HAS_DTS && !SOC_SERIES_STM32MP1X && CLOCK_CONTROL_STM32_CUBE && CLOCK_CONTROL
    help
      PLL divisor, allowed values: 1-8.
At <Zephyr Driver>/clock_control/Kconfig.stm32g4:8
Included via Kconfig:8 → Kconfig.zephyr:42 → <Zephyr Driver>/Kconfig:56 → <Zephyr Driver>/clock_control/Kconfig:25 → <Zephyr Driver>/clock_control/Kconfig.stm32:157
Menu path: (Top) → Device Drivers → Hardware clock controller support → STM32 Reset & Clock Control
config CLOCK_STM32_PLL_M_DIVISOR
    int "PLL divisor"
    range 1 16
    default 4
    depends on CLOCK_STM32_SYSCLK_SRC_PLL && SOC_SERIES_STM32G4X && !CLOCK_CONTROL_STM32_HAS_DTS && !SOC_SERIES_STM32MP1X && CLOCK_CONTROL_STM32_CUBE && CLOCK_CONTROL
    help
      PLL divisor, allowed values: 1-16.
(The ‘depends on’ condition includes propagated dependencies from ifs and menus.)